# ECE 474/574 Homework 2

Verilog combinational circuits

### Background:

We are learning about many of the synthesizable Verilog constructs for creating combinational circuits. This exercise will give us an opportunity to start using these constructs with synthesis.

We will create a multifunction ALU with 11 opcodes. It will have two 8-bit operand inputs, an 8-bit output, plus outputs for a zero indication and carry. The opcodes will be supplied by one 4-bit bus.

#### Work to do:

#### 1) Create a hw2 working directory.

Remember to copy .synopsys\_dc.setup into it. Create a work directory inside it, as you were shown in the tool usage walk-through. Make a rtl\_src directory where your alu.sv source file will be placed.

#### 2) Create the ALU with the filename alu.sv.

The module must look as follows:

The opcodes for the ALU are the following (left column). Each opcode results in the ALU performing the operation across from it in the right column.

```
in_a + in_b
c_add
c_sub
               in_a - in_b
               in_a + 1
c_inc
               in a - 1
c dec
c or
               in_a OR in_b
               in a AND in b
c and
               in a XOR in b
c xor
               in a is shifted one place right, zero shifted in
c shr
               in a is shifted one place left, zero shifted in
c shl
               in a gets "ones complemented"
c onescomp
c_twoscomp
               in_a gets "twos complemented"
```

Declare all the opcodes in the module as follows. Each opcode is encoded as a hexadecimal value.

```
parameter c_add = 4'h1;
parameter c_sub = 4'h2;
parameter c_inc = 4'h3;
etc
```

Note the convention of using the prefix "c\_" to mark the identifier as a constant.

The value of alu\_carry is set as follows:

- if the opcode indicates an arithmetic operation (includes c add, c sub, c inc, c dec, c twoscomp)
  - o set to 1 if operation results in a carry to the 9th bit
- if the opcode indicates a non-arithmetic operation:
  - o reset to zero
- if the opcode indicates a shift left:
  - o set to the value of the MSB bit that was shifted out

The signal alu\_zero should propagate X if alu\_out has any bits that are X.

#### 3) Compile alu.sv and simulate it to determine it works correctly.

Create an input stimulus do-file by hand. The stimulus file should apply the operands and opcodes to test your alu. Both valid and invalid opcodes should be supplied. Run an RTL simulation that shows correct operation. Print the waveform from vsim using hex format for signals.

#### 4) Now synthesize the RTL and produce the gate level design.

In order to synthesize with the proper library, you will need to run the following commands in Design Vision:

- read\_sverilog rtl\_src/alu.sv
- compile

We are experiencing issues right now with Design Vision where running those commands directly is not giving expected results. Instead, write those lines into a text file (let's call it dv\_script), and then instead you can call in Design Vision:

- source dv script

If these both produce identical results, please let the professor or TA know.

Determine the following and put your answers on a separate sheet:

- a. Find the total area used by the alu. (report\_area command)
- b. How many different types of cells (gates) were utilized: (report\_hierarchy command)
- c. Number of cells (gates). This will require using the report\_area command as well as looking at the cell library databook. It can be found in the tool usage module. Search for the cell "NAND2X1" and record the area (pg 34). Divide the total area reported by design\_vision by this number to get the gate equivalent count.
- d. The synthesis tool will most likely introduce a hierarchical block to your design because it recognized something in your design. What is the block and what does it do? What style of implementation was chosen for this element? Hint: see report hierarchy output
- e. What was the maximum delay path through the alu and what were the beginning and endpoints for the max delay path? (report timing command)

## What to turn in:

- 1. Your Verilog code
- 2. Turn in the schematic of your synthesized alu
- 3. The waveform of your code working correctly at both RTL and gate levels.
- 4. The sheet with your written answers from part 4 above. On this sheet, describe any problems or issues your design had.

# Grading

| a. | Verilog coding and correct operation               | 20%     |
|----|----------------------------------------------------|---------|
| b. | RTL matches gates for valid opcodes and operands   | 10%     |
| c. | No latches in design                               | 10%     |
| d. | ALU's outputs are set correctly (out, zero, carry) | 5% each |
| e. | Uses the correct procedural block                  | 10%     |
| f. | Code is commented                                  | 5%      |
| g. | Waveform printout                                  | 10%     |
| h. | Written answers (part 4, a-e)                      | 20%     |
|    | Total                                              | 100%    |

Total 100%